## **CHALMERS**

Department of Computer Science and Engineering

2022-09-29

## Introduction to Electronic System Design Files in Lab4 total\_system\_MAC\_ser\_min\_12\_101

## Lab 4

Total\_system\_MAC\_ser\_min\_12\_101

A total filter system with ADC and DAC using MAC\_ser\_min\_12\_17 FIR filter with 12 bits signal, 12 bits coefficients, 17 taps. A bandpass pass filter with a lower cutoff frequency of 8 kHz and a higher cutoff frequency of 14 kHz

## **Files**

MAC\_ser\_min\_full\_12\_101.vhdl - the total design including ADC and DAC

MAC\_ser\_min\_12\_101.vhdl - the filter design (from lab 4/MAC\_ser\_min\_12\_101)

convert\_data\_format - converts between signed and unsigned vectors

sample\_clock - generats the sampling clock signal

SPI\_clock - sets the clock frequency for the SPI communication

SPI\_AD - reads data from the ADC using SPI interface

SPI\_DA - sends output data to the DAC

MAC\_ser\_min\_12\_101\_package.vhdl - gives coefficients for the filter and input signals and expected results for the simulation (from packages)

vec2str\_package.vhdl - converts STD\_LOGIC and STD\_LOGIC\_VECTOR to text for printing (from packages)

system\_frequencies\_package.vhdl - sets the system frequency, the sample frequency and the SPI clock frequency (from



packages)